Invention Grant
- Patent Title: Self-aligned silicide/germanide formation to reduce external resistance in a vertical field-effect transistor
-
Application No.: US16017352Application Date: 2018-06-25
-
Publication No.: US10504794B1Publication Date: 2019-12-10
- Inventor: ChoongHyun Lee , Kangguo Cheng , Juntao Li , Peng Xu
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Ryan, Mason & Lewis, LLP
- Agent Vazken Alexanian
- Main IPC: H01L21/8238
- IPC: H01L21/8238 ; H01L21/285 ; H01L29/66 ; H01L29/08 ; H01L23/535 ; H01L27/092 ; H01L29/45 ; H01L29/78 ; H01L21/8234

Abstract:
A method for manufacturing a vertical transistor device includes respectively forming a first and second plurality of fins in first and second device regions on a substrate. A plurality of bottom source/drain regions are formed adjacent lower portions of each of the fins, and a sacrificial layer is formed in the first device region on a first bottom source/drain region of the plurality of bottom source/drain regions. In the method, gate structures are formed on the bottom source/drain regions and sacrificial layer, and portions of the gate structures are removed to expose the sacrificial layer in the first device region and a second bottom source/drain region of the plurality of bottom source/drain regions in the second device region. The method further includes depositing a germanium oxide layer on the exposed sacrificial layer and second bottom source/drain region, and converting the germanium oxide layer to a plurality of silicide/germanide layers.
Public/Granted literature
Information query
IPC分类: