Invention Grant
- Patent Title: Scalable circuit-under-pad device topologies for lateral GaN power transistors
-
Application No.: US15988453Application Date: 2018-05-24
-
Publication No.: US10529802B2Publication Date: 2020-01-07
- Inventor: Ahmad Mizan , Hossein Mousavian , Xiaodong Cui
- Applicant: GaN Systems Inc.
- Applicant Address: CA Ottawa
- Assignee: GaN Systems Inc.
- Current Assignee: GaN Systems Inc.
- Current Assignee Address: CA Ottawa
- Agency: Miltons IP/p.i.
- Main IPC: H01L29/06
- IPC: H01L29/06 ; H01L23/482 ; H01L23/528 ; H01L23/522 ; H01L29/205 ; H01L29/20 ; H01L29/417 ; H01L29/40

Abstract:
Circuit-Under-Pad (CUP) device topologies for high current lateral GaN power transistors comprise first and second levels of on-chip metallization M1 and M2; M1 defines source, drain and gate finger electrodes of a plurality of sections of a multi-section transistor and a gate bus; M2 defines an overlying contact structure comprising a drain pad and source pads extending over active regions of each section. The drain and source pads of M2 are interconnected by conductive micro-vias to respective underlying drain and source finger electrodes of M1. The pad structure and the micro-via interconnections are configured to reduce current density in self-supported widths of source and drain finger electrodes, i.e. to optimize a maximum current density for each section. For reduced gate loop inductance, part of each source pad is routed over the gate bus. Proposed CUP device structures provide for higher current carrying capability and reduced drain-source resistance.
Public/Granted literature
- US20190081141A1 SCALABLE CIRCUIT-UNDER-PAD DEVICE TOPOLOGIES FOR LATERAL GaN POWER TRANSISTORS Public/Granted day:2019-03-14
Information query
IPC分类: