Invention Grant
- Patent Title: Virtual cell model usage
-
Application No.: US14713716Application Date: 2015-05-15
-
Publication No.: US10546090B2Publication Date: 2020-01-28
- Inventor: Gary B Nifong , Jun Chen , Karthikeyan Muthalagu , James Lewis Nance , Zhen Ren , Ying Shi
- Applicant: Synopsys, Inc.
- Applicant Address: US CA Mountain View
- Assignee: SYNOPSYS, INC.
- Current Assignee: SYNOPSYS, INC.
- Current Assignee Address: US CA Mountain View
- Agency: Alston & Bird LLP
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
Hierarchical design levels describe semiconductor designs and define architecture, behavior, structure, function, etc. for the designs. A virtual cell model based on cells populating a design is constructed and used for purposes including design simulation, analysis, verification, validation, and so on. A cell and multiple instances of the cell are identified across a design. An empty cell model comparable to the identified cell is created. A compressed representation of unsolved geometric data based on the identified cell data and a virtual hierarchical layer (VHL) are generated as model data, and the model data is placed into the empty cell model. As a result of the placement of the model data, a virtual cell model is created.
Public/Granted literature
- US20150339433A1 VIRTUAL CELL MODEL USAGE Public/Granted day:2015-11-26
Information query