Invention Grant
- Patent Title: Memory system
-
Application No.: US14843931Application Date: 2015-09-02
-
Publication No.: US10552047B2Publication Date: 2020-02-04
- Inventor: Yuusuke Nosaka , Masanobu Shirakawa , Yoshihisa Kojima , Kiyotaka Iwasaki , Hiroshi Sukegawa
- Applicant: Toshiba Memory Corporation
- Applicant Address: JP Tokyo
- Assignee: TOSHIBA MEMORY CORPORATION
- Current Assignee: TOSHIBA MEMORY CORPORATION
- Current Assignee Address: JP Tokyo
- Agency: Kim & Stewart LLP
- Main IPC: G06F3/06
- IPC: G06F3/06

Abstract:
A memory system includes a memory controller comprising n (where n>2) first data input/output terminals, a first semiconductor chip comprising n second data input/output terminals, each of the second data input/output terminals being connected to a respective one of the first data input/output terminals, and a second semiconductor chip comprising n third data input/output terminals, each of the third data input/output terminals being connected to a respective one of the first data input/output terminals. When a first request signal is output from the memory controller, status data of the first semiconductor chip is output from a first of the second data input/output terminals that is connected to a first of the first data input/output terminals, and status data of the second semiconductor chip is output from a second of the third data input/output terminals that is connected to a second of the first data input/output terminals.
Public/Granted literature
- US20160246514A1 MEMORY SYSTEM Public/Granted day:2016-08-25
Information query