Invention Grant
- Patent Title: Fault-tolerant power-driven synthesis
-
Application No.: US14537844Application Date: 2014-11-10
-
Publication No.: US10552740B2Publication Date: 2020-02-04
- Inventor: Charles J. Alpert , Pallab Datta , Myron D. Flickner , Zhuo Li , Dharmendra S. Modha , Gi-Joon Nam
- Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Applicant Address: US NY Armonk
- Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee Address: US NY Armonk
- Agency: Foley Hoag
- Agent Erik Huestis; Stephen Kenny
- Main IPC: G06N3/10
- IPC: G06N3/10

Abstract:
Embodiments of the present invention relate to providing fault-tolerant power minimization in a multi-core neurosynaptic network. In one embodiment of the present invention, a method of and computer program product for fault-tolerant power-driven synthesis is provided. Power consumption of a neurosynaptic network is modeled as wire length. The neurosynaptic network comprises a plurality of neurosynaptic cores connected by a plurality of routers. At least one faulty core of the plurality of neurosynaptic cores is located. A placement blockage is modeled at the location of the at least one faulty core. A placement of the neurosynaptic cores is determined by minimizing the wire length.
Public/Granted literature
- US20160132769A1 FAULT-TOLERANT POWER-DRIVEN SYNTHESIS Public/Granted day:2016-05-12
Information query