Invention Grant
- Patent Title: Active matrix substrate and demultiplexer circuit
-
Application No.: US16124273Application Date: 2018-09-07
-
Publication No.: US10558097B2Publication Date: 2020-02-11
- Inventor: Tadayoshi Miyamoto , Yoshinobu Nakamura
- Applicant: Sharp Kabushiki Kaisha
- Applicant Address: JP Sakai
- Assignee: SHARP KABUSHIKI KAISHA
- Current Assignee: SHARP KABUSHIKI KAISHA
- Current Assignee Address: JP Sakai
- Agency: Keating & Bennett, LLP
- Priority: JP2017-174544 20170912
- Main IPC: G02F1/1345
- IPC: G02F1/1345 ; H01L29/786 ; H01L27/12 ; H01L29/417 ; G02F1/1333 ; G02F1/1343 ; G02F1/1362 ; G02F1/1368 ; G09G3/36 ; G02F1/136

Abstract:
In a demultiplexer circuit, each unit circuit includes at least n TFTs 30 and n branch lines connected with one video signal line. Each TFT 30 includes an oxide semiconductor layer 7, an upper gate electrode 11 provided on the oxide semiconductor layer with a gate insulating layer 9 interposed therebetween, and a first electrode 13 and a second electrode 15. The demultiplexer circuit further includes a first interlayer insulating layer 21 covering the oxide semiconductor layer and the upper gate electrode and a second interlayer insulating layer 23 provided on the first interlayer insulating layer. The first electrode 13 is provided between the first interlayer insulating layer 21 and the second interlayer insulating layer 23 and is in contact with the oxide semiconductor layer inside a first contact hole CH1 formed in the first interlayer insulating layer. The second electrode 15 is provided on the second interlayer insulating layer 23 and is in contact with the oxide semiconductor layer inside a second contact hole CH2 formed in the first and second interlayer insulating layers.
Public/Granted literature
- US20190079331A1 ACTIVE MATRIX SUBSTRATE AND DEMULTIPLEXER CIRCUIT Public/Granted day:2019-03-14
Information query
IPC分类: