Invention Grant
- Patent Title: Array clocking in emulation
-
Application No.: US15352824Application Date: 2016-11-16
-
Publication No.: US10558477B2Publication Date: 2020-02-11
- Inventor: Michael J. Becht , Raymond Wong
- Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Applicant Address: US NY Armonk
- Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee Address: US NY Armonk
- Agency: Cantor Colburn LLP
- Agent Steven Chiu
- Main IPC: G06F1/08
- IPC: G06F1/08 ; G06F9/455 ; G06F17/50

Abstract:
Examples of techniques for emulating an application-specific integrated circuit (ASIC) array using a field programmable gate array (FPGA) are disclosed. In one example implementation according to aspects of the present disclosure, a method may include loading configuration information to the FPGA, wherein the configuration information is representative of configuration information of the ASIC. The method may further include emulating the ASIC using the FPGA loaded with the configuration information by applying a fast emulation clock signal to the FPGA. The fast emulation clock signal is a multiple of a system clock signal.
Public/Granted literature
- US20180136689A1 ARRAY CLOCKING IN EMULATION Public/Granted day:2018-05-17
Information query