Invention Grant
- Patent Title: Memory device having selectable memory block pairs
-
Application No.: US16008877Application Date: 2018-06-14
-
Publication No.: US10559330B2Publication Date: 2020-02-11
- Inventor: Dae Sung Eom
- Applicant: SK hynix Inc.
- Applicant Address: KR Icheon-si, Gyeonggi-do
- Assignee: SK hynix Inc.
- Current Assignee: SK hynix Inc.
- Current Assignee Address: KR Icheon-si, Gyeonggi-do
- Agency: William Park & Associates Ltd.
- Priority: KR10-2017-0152546 20171115
- Main IPC: G11C5/02
- IPC: G11C5/02 ; G11C7/18 ; G11C16/08 ; H01L27/24 ; G11C8/06 ; G11C5/06 ; H01L27/06 ; G11C8/10 ; G11C8/12 ; G11C16/24 ; G11C16/10 ; H01L27/11582 ; G11C16/26 ; G11C16/04 ; H01L27/11565

Abstract:
A memory device may include a first half memory block, a second half memory block, a row decoder group, and a read/write circuit which may be disposed between the first half memory block and the second half memory block. The read/write circuit may be coupled to the first half memory block and the second half memory block through a first bit line and a second bit line. The row decoder group may be configured to simultaneously select the first half memory block and the second half memory block in response to a single block selection signal.
Public/Granted literature
- US20190147918A1 MEMORY DEVICE Public/Granted day:2019-05-16
Information query