Invention Grant
- Patent Title: Apparatus and method for a programmable depth stencil graphics pipeline stage
-
Application No.: US15693084Application Date: 2017-08-31
-
Publication No.: US10573055B2Publication Date: 2020-02-25
- Inventor: John G. Gierach , Darrel K. Palke , Travis T. Schluessler , Prasoonkumar Surti
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Nicholson de Vos Webster & Elliott LLP
- Main IPC: G06T15/00
- IPC: G06T15/00 ; G06T15/80 ; G06T15/40 ; G06T15/20 ; G06T1/60

Abstract:
An apparatus and method for programmable depth stencil pipeline stage and shading. For example, one embodiment of a graphics processing apparatus comprises: a rasterizer to generate a plurality of pixel blocks, one or more of which overlap one or more primitives; programmable depth stencil circuitry to perform depth stencil tests on the pixels which overlap the one or more primitives to identify pixels which pass the depth stencil tests; and thread dispatch circuitry to dispatch pixel shader threads to perform pixel shading operations on those pixels which pass the depth stencil tests, the thread dispatch circuitry including thread dispatch recombine logic to combine pixels which have passed the depth stencil test from multiple pixel blocks into a set of pixel shader threads to be executed concurrently on single instruction multiple data (SIMD) hardware.
Public/Granted literature
- US20190066356A1 APPARATUS AND METHOD FOR A PROGRAMMABLE DEPTH STENCIL GRAPHICS PIPELINE STAGE Public/Granted day:2019-02-28
Information query
IPC分类:
G | 物理 |
G06 | 计算;推算或计数 |
G06T | 一般的图像数据处理或产生 |
G06T15/00 | 3D〔三维〕图像的加工 |