Invention Grant
- Patent Title: Selective conditional stall for hardware-based circuit design verification
-
Application No.: US16174382Application Date: 2018-10-30
-
Publication No.: US10579776B1Publication Date: 2020-03-03
- Inventor: Charles W. Selvidge , Ansuman Prusty , Vipul Kulshrestha , Kenneth W. Crouch , Matthew L. Dahl , Laurent Vuillemin
- Applicant: Mentor Graphics Corporation
- Applicant Address: US OR Wilsonville
- Assignee: Mentor Graphics Corporation
- Current Assignee: Mentor Graphics Corporation
- Current Assignee Address: US OR Wilsonville
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
Various aspects of the present disclosed technology relate to techniques for selective conditional stall for speeding up hardware-based circuit verification. A path-breaking circuit device is inserted into a location of a design path configured to generate a stall signal indicating whether a change of signal between a pair of neighboring clock cycles of a clock signal is detected at the location. The stall signal is used to directly or indirectly suppress, when the change of signal between the pair of neighboring clock cycles is detected, the next state updating for state element models in the hardware model of circuit design. The design path is usually the critical design path. The insertion location is usually selected to be a location where the signal does not change frequently.
Information query