Invention Grant
- Patent Title: Strained semiconductor using elastic edge relaxation of a stressor combined with buried insulating layer
-
Application No.: US16105277Application Date: 2018-08-20
-
Publication No.: US10580896B2Publication Date: 2020-03-03
- Inventor: Paul A. Clifton , R. Stockton Gaines
- Applicant: Acorn Technologies, Inc.
- Applicant Address: US CA Palo Alto
- Assignee: ACORN SEMI, LLC
- Current Assignee: ACORN SEMI, LLC
- Current Assignee Address: US CA Palo Alto
- Agency: Ascenda Law Group, PC
- Main IPC: H01L29/78
- IPC: H01L29/78 ; H01L29/10 ; H01L21/8234 ; H01L21/02 ; H01L21/762 ; H01L21/84 ; H01L27/12 ; H01L29/66 ; H01L29/06 ; H01L29/161 ; H01L29/165 ; H01L29/786 ; H01L21/8238

Abstract:
An SOI wafer contains a compressively stressed buried insulator structure. In one example, the stressed buried insulator (BOX) may be formed on a host wafer by forming silicon oxide, silicon nitride and silicon oxide layers so that the silicon nitride layer is compressively stressed. Wafer bonding provides the surface silicon layer over the stressed insulator layer. Preferred implementations of the invention form MOS transistors by etching isolation trenches into a preferred SOI substrate having a stressed BOX structure to define transistor active areas on the surface of the SOI substrate. Most preferably the trenches are formed deep enough to penetrate through the stressed BOX structure and some distance into the underlying silicon portion of the substrate. The overlying silicon active regions will have tensile stress induced due to elastic edge relaxation.
Public/Granted literature
- US20190006518A1 STRAINED SEMICONDUCTOR USING ELASTIC EDGE RELAXATION OF A STRESSOR COMBINED WITH BURIED INSULATING LAYER Public/Granted day:2019-01-03
Information query
IPC分类: