Invention Grant
- Patent Title: Operating different processor cache levels
-
Application No.: US15650124Application Date: 2017-07-14
-
Publication No.: US10585797B2Publication Date: 2020-03-10
- Inventor: Simon H. Friedmann , Christian Jacobi , Markus Kaltenbach , Ulrich Mayer , Anthony Saporito
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agent Nathan M. Rau
- Main IPC: G06F12/10
- IPC: G06F12/10 ; G06F12/0811 ; G06F12/0855 ; G06F12/0864

Abstract:
A computer implemented method to operate different processor cache levels of a cache hierarchy for a processor with pipelined execution is suggested. The cache hierarchy comprises at least a lower hierarchy level entity and a higher hierarchy level entity. The method comprises: sending a fetch request to the cache hierarchy; detecting a miss event from a lower hierarchy level entity; sending a fetch request to a higher hierarchy level entity; and scheduling at least one write pass.
Public/Granted literature
- US20190018769A1 OPERATING DIFFERENT PROCESSOR CACHE LEVELS Public/Granted day:2019-01-17
Information query