Invention Grant
- Patent Title: Digital logic circuit for deterring race violations at an array test control boundary using an inverted array clock signal feature
-
Application No.: US15414600Application Date: 2017-01-24
-
Publication No.: US10587248B2Publication Date: 2020-03-10
- Inventor: Harry Barowski , Werner Juchmes , Michael B. Kugel , Wolfgang Penth
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agent Nathan M. Rau
- Main IPC: H03K3/037
- IPC: H03K3/037 ; G11C11/413 ; G01R31/317 ; G11C7/22 ; G11C29/50 ; G11C29/12 ; G11C29/32 ; G01R31/3185

Abstract:
Disclosed aspects relate to a digital logic circuit. A clock generation circuitry has both a clock generation circuitry output and an inverter circuit to generate a derivative clock signal feature by inverting an array clock signal feature. A scanable storage element has both a scanable storage element output and a set of flip-flops. A memory array is connected with the scanable storage element output and the array clock signal feature. The digital logic circuit is configured to avoid a race violation.
Public/Granted literature
- US20180212594A1 DIGITAL LOGIC CIRCUIT Public/Granted day:2018-07-26
Information query
IPC分类: