Invention Grant
- Patent Title: Composing cores and FPGAS at massive scale with directional, two dimensional routers and interconnection networks
-
Application No.: US15945662Application Date: 2018-04-04
-
Publication No.: US10587534B2Publication Date: 2020-03-10
- Inventor: Jan Stephen Gray
- Applicant: Gray Research LLC
- Applicant Address: US WA Bellevue
- Assignee: Gray Research LLC
- Current Assignee: Gray Research LLC
- Current Assignee Address: US WA Bellevue
- Agency: Fogg & Powers LLC
- Main IPC: H04L12/28
- IPC: H04L12/28 ; H04L12/933 ; G06F13/42 ; H04L12/18 ; H04J1/16

Abstract:
Embodiments of systems and methods for sending messages between cores across multiple field programmable gate arrays (FPGAs) and other devices are disclosed. A uniform destination address directs a message to a core in any FPGA. Message routing within one FPGA may use a bufferless directional 2D torus Network on Chip (NOC). Message routing between FPGAs may use remote router cores coupled to the NOCs. A message from one core to another in another FPGA is routed over a NOC to a local remote router then to external remote router(s) across inter-FPGA links or networks to the remote router of the second FPGA and across a second NOC to the destination core. Messages may also be multicast to multiple cores across FPGAs. A segmented directional torus NOC is also disclosed. The insertion of shortcut routers into directional torus rings achieves shorter ring segments, reducing message delivery latency and increasing NOC bandwidth.
Public/Granted literature
Information query