Invention Grant
- Patent Title: Three-dimensional monolithic vertical transistor memory cell with unified inter-tier cross-couple
-
Application No.: US16106176Application Date: 2018-08-21
-
Publication No.: US10593681B1Publication Date: 2020-03-17
- Inventor: Joshua M. Rubin
- Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Tutunjian & Bitetto, P.C.
- Agent Alvin Borromeo
- Main IPC: G11C11/00
- IPC: G11C11/00 ; H01L27/11 ; H01L27/02 ; H01L21/8234 ; H01L27/06

Abstract:
A semiconductor device includes a bottom tier including a plurality of first vertical transistors and at least one contact disposed on a first inverter gate. The device further includes a top tier including a plurality of second vertical transistors and a second inverter gate, and a monolithic inter-tier via (MIV) that lands on the at least one contact via the second inverter gate to create a three-dimensional monolithic vertical transistor memory cell with unified inter-tier cross-couple.
Public/Granted literature
- US20200066732A1 THREE-DIMENSIONAL MONOLITHIC VERTICAL TRANSISTOR MEMORY CELL WITH UNIFIED INTER-TIER CROSS-COUPLE Public/Granted day:2020-02-27
Information query