Invention Grant
- Patent Title: Interconnection for memory electrodes
-
Application No.: US16030584Application Date: 2018-07-09
-
Publication No.: US10600452B2Publication Date: 2020-03-24
- Inventor: Hernan A. Castro , Everardo Torres Flores , Stephen H. S. Tang
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Holland & Hart LLP
- Main IPC: G11C5/06
- IPC: G11C5/06 ; G11C5/02 ; H01L45/00 ; H01L27/22 ; H01L27/24 ; G11C8/08 ; H01L21/768 ; H01L27/02

Abstract:
Row and/or column electrode lines for a memory device are staggered such that gaps are formed between terminated lines. Vertical interconnection to central points along adjacent lines that are not terminated are made in the gap, and vertical interconnection through can additionally be made through the gap without contacting the lines of that level.
Public/Granted literature
- US20190013052A1 INTERCONNECTION FOR MEMORY ELECTRODES Public/Granted day:2019-01-10
Information query