Invention Grant
- Patent Title: Semiconductor memory device having plural chips connected by hybrid bonding method
-
Application No.: US16446491Application Date: 2019-06-19
-
Publication No.: US10600772B2Publication Date: 2020-03-24
- Inventor: Mitsunari Sukekawa
- Applicant: MICRON TECHNOLOGY, INC.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Dorsey & Whitney LLP
- Main IPC: H01L25/18
- IPC: H01L25/18 ; G11C11/408 ; H01L23/522 ; H01L23/528 ; H01L23/00 ; G11C11/4091 ; H01L25/065 ; G11C5/06 ; H01L25/11 ; H01L27/108

Abstract:
Disclosed herein is an apparatus that includes a first semiconductor chip including a plurality of memory cell arrays and a plurality of first bonding electrodes electrically connected to the memory cell arrays, and a second semiconductor chip including a logic circuits and a plurality of second bonding electrodes electrically connected to the logic circuits. The first and second semiconductor chips are stacked with each other so that each of the first bonding electrodes is electrically connected to an associated one of the second bonding electrodes.
Public/Granted literature
- US20190363074A1 SEMICONDUCTOR MEMORY DEVICE HAVING PLURAL CHIPS CONNECTED BY HYBRID BONDING METHOD Public/Granted day:2019-11-28
Information query
IPC分类: