Invention Grant
- Patent Title: Programmable logic device and method for manufacturing semiconductor device
-
Application No.: US15161326Application Date: 2016-05-23
-
Publication No.: US10600792B2Publication Date: 2020-03-24
- Inventor: Yoshiyuki Kurokawa
- Applicant: Semiconductor Energy Laboratory Co., Ltd.
- Applicant Address: JP Atsugi-shi, Kanagawa-ken
- Assignee: Semiconductor Energy Laboratory Co., Ltd.
- Current Assignee: Semiconductor Energy Laboratory Co., Ltd.
- Current Assignee Address: JP Atsugi-shi, Kanagawa-ken
- Agency: Fish & Richardson P.C.
- Priority: JP2012-026105 20120209
- Main IPC: H03K19/177
- IPC: H03K19/177 ; H03K19/00 ; H03K19/173 ; H01L27/11 ; H01L27/105 ; H01L27/12 ; H01L27/118 ; H01L21/82 ; H01L27/02 ; H03K19/17728 ; H03K19/17748 ; H03K19/1776 ; H01L49/02

Abstract:
To provide a programmable logic device in which the number of elements per bit in a memory array can be reduced and with which power consumption or operation frequency can be estimated accurately at a testing stage. Provided is a programmable logic device including a plurality of programmable logic elements and a memory array which stores configuration data that determines logic operation executed in the plurality of programmable logic elements. The memory array includes a plurality of memory elements. The memory element includes a node which establishes electrical connection between the programmable logic element and the memory array, a switch for supplying charge whose amount is determined by the configuration data to the node, holding the charge in the node, or releasing the charge from the node, and a plurality of wirings. Capacitance is formed between the node and the wiring.
Public/Granted literature
- US20160268265A1 PROGRAMMABLE LOGIC DEVICE AND METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE Public/Granted day:2016-09-15
Information query
IPC分类: