Invention Grant
- Patent Title: Microelectronics package with vertically stacked dies
-
Application No.: US16004961Application Date: 2018-06-11
-
Publication No.: US10615147B2Publication Date: 2020-04-07
- Inventor: Julio C. Costa , Robert Aigner , Gernot Fattinger , Dirk Robert Walter Leipold , George Maxim , Baker Scott , Merrill Albert Hatcher, Jr. , Jon Chadwick
- Applicant: Qorvo US, Inc.
- Applicant Address: US NC Greensboro
- Assignee: Qorvo US, Inc.
- Current Assignee: Qorvo US, Inc.
- Current Assignee Address: US NC Greensboro
- Agency: Withrow & Terranova, P.L.L.C.
- Main IPC: H01L23/522
- IPC: H01L23/522 ; H01L25/065 ; H01L23/31 ; H01L21/768 ; H01L21/306 ; H01L23/00 ; H01L25/00 ; H01L21/56

Abstract:
The present disclosure relates to a microelectronics package with vertically stacked flip-chip dies, and a process for making the same. The disclosed microelectronics package includes a module board, a first thinned flip-chip die with a through-die via, a second flip-chip die with a package contact at the bottom, and a mold compound. Herein, a top portion of the through-die via is exposed at top of the first thinned flip-chip die. The first thinned flip-chip die and the mold compound reside over the module substrate. The mold compound surrounds the first thinned flip-chip die and extends above the first thinned flip-chip die to define an opening. The second flip-chip die, which has a smaller plane size than the first thinned flip-chip die, resides within the opening and is stacked with the first thinned flip-chip die by coupling the package contact to the exposed top portion of the through-die via.
Public/Granted literature
- US10804246B2 Microelectronics package with vertically stacked dies Public/Granted day:2020-10-13
Information query
IPC分类: