Invention Grant
- Patent Title: Stacked type semiconductor memory device and method for reading the same
-
Application No.: US15923501Application Date: 2018-03-16
-
Publication No.: US10650900B2Publication Date: 2020-05-12
- Inventor: Yusuke Shimada , Fumitaka Arai , Tatsuya Kato
- Applicant: TOSHIBA MEMORY CORPORATION
- Applicant Address: JP Tokyo
- Assignee: TOSHIBA MEMORY CORPORATION
- Current Assignee: TOSHIBA MEMORY CORPORATION
- Current Assignee Address: JP Tokyo
- Agency: Foley & Lardner LLP
- Priority: com.zzzhc.datahub.patent.etl.us.BibliographicData$PriorityClaim@619f4cc4
- Main IPC: G11C16/26
- IPC: G11C16/26 ; H01L27/1157 ; G11C16/04 ; H01L27/11582 ; H01L27/11565

Abstract:
A semiconductor memory device includes a first NAND string and a second NAND string sharing a channel and being connected in parallel. When reading a value from a first memory cell transistor of the first NAND string, a first potential is applied to a gate of a second memory cell transistor of the first NAND string and a gate of at least one of fourth memory cell transistors opposing the second memory cell transistor, a second potential is applied to a gate of a third memory cell transistor of the second NAND string opposing the first memory cell transistor, and a gate potential of the first memory cell transistor is swept between the second potential and the first potential. The second potential is lower than the first potential.
Public/Granted literature
- US20190074066A1 SEMICONDUCTOR MEMORY DEVICE AND METHOD FOR DRIVING SAME Public/Granted day:2019-03-07
Information query