Invention Grant
- Patent Title: Memory package and memory device utilizing an intermediate chip
-
Application No.: US16150926Application Date: 2018-10-03
-
Publication No.: US10651156B2Publication Date: 2020-05-12
- Inventor: Hye Seung Yu , Won Joo Yun , Hyun Ui Lee
- Applicant: SAMSUNG ELECTRONICS CO., LTD.
- Applicant Address: KR Suwon-si, Gyeonggi-Do
- Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee Address: KR Suwon-si, Gyeonggi-Do
- Agency: F. Chau & Associates, LLC
- Priority: com.zzzhc.datahub.patent.etl.us.BibliographicData$PriorityClaim@122388b8
- Main IPC: H01L25/065
- IPC: H01L25/065 ; H01L23/538 ; G11C5/02 ; G11C5/06 ; H01L23/48

Abstract:
A memory package includes a plurality of memory chips stacked on a package substrate. A logic chip is disposed between the plurality of memory chips and the package substrate. The logic chip is configured to control the plurality of memory chips through a plurality of vias passing through the plurality of memory chips. An intermediate chip is connected to the plurality of vias. The intermediate chip is disposed between the plurality of memory chips and the logic chip, and is configured to select at least a subset of the plurality of vias as a data transmission path between the logic chip and the plurality of memory chips, based on a data transmission rate of the logic chip.
Public/Granted literature
- US20190273065A1 MEMORY PACKAGE AND MEMORY DEVICE UTILIZING AN INTERMEDIATE CHIP Public/Granted day:2019-09-05
Information query
IPC分类: