Invention Grant
- Patent Title: Synchronized parallel tile computation for large area lithography simulation
-
Application No.: US15867437Application Date: 2018-01-10
-
Publication No.: US10671052B2Publication Date: 2020-06-02
- Inventor: Daniel Beylkin , Kenneth L. Ho , Sagar Vinodbhai Trivedi , Fangbo Xu , Junjiang Lei , Danping Peng
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsinchu
- Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee Address: TW Hsinchu
- Agency: Haynes and Boone, LLP
- Main IPC: G06F17/50
- IPC: G06F17/50 ; G03F1/00 ; G05B19/4097 ; G03F1/70 ; G03F1/36 ; G03F1/24

Abstract:
Examples of synchronized parallel tile computation techniques for large area lithography simulation are disclosed herein for solving tile boundary issues. An exemplary method for integrated circuit (IC) fabrication comprises receiving an IC design layout, partitioning the IC design layout into a plurality of tiles, performing a simulated imaging process on the plurality of tiles, generating a modified IC design layout by combining final synchronized image values from the plurality of tiles, and providing the modified IC design layout for fabricating a mask. Performing the simulated imaging process comprises executing a plurality of imaging steps on each of the plurality of tiles. Executing each of the plurality of imaging steps comprises synchronizing image values from the plurality of tiles via data exchange between neighboring tiles.
Public/Granted literature
- US20190146455A1 Synchronized Parallel Tile Computation For Large Area Lithography Simulation Public/Granted day:2019-05-16
Information query