Invention Grant
- Patent Title: Enclosed gate runner for eliminating miller turn-on
-
Application No.: US15655241Application Date: 2017-07-20
-
Publication No.: US10680090B2Publication Date: 2020-06-09
- Inventor: Wen-Chia Liao , Ying-Chen Liu , Chen-Ting Chiang
- Applicant: DELTA ELECTRONICS, INC.
- Applicant Address: TW Taoyuan
- Assignee: DELTA ELECTRONICS, INC.
- Current Assignee: DELTA ELECTRONICS, INC.
- Current Assignee Address: TW Taoyuan
- Agency: Muncy, Geissler, Olds & Lowe, P.C.
- Main IPC: H01L29/41
- IPC: H01L29/41 ; H01L29/745 ; H01L29/749 ; H01L29/40 ; H01L29/66 ; H01L29/778 ; H01L29/20 ; H01L29/423

Abstract:
A semiconductor structure is provided, which includes a semiconductor device, a first conductive layer, and a gate runner. The semiconductor device includes an upper surface, a gate terminal, a source terminal, and a drain terminal. The first conductive layer is deposited on the upper surface and coupled to the source terminal. The gate runner is overlapped with the first conductive layer and coupled to the gate terminal. The gate runner and the first conductive layer are configured to contribute a parasitic capacitance between the gate terminal and the source terminal.
Public/Granted literature
- US20190027593A1 ENCLOSED GATE RUNNER FOR ELIMINATING MILLER TURN-ON Public/Granted day:2019-01-24
Information query
IPC分类: