Invention Grant
- Patent Title: Clock architecture, including clock mesh fabric for FPGA, and method of operating same
-
Application No.: US16504424Application Date: 2019-07-08
-
Publication No.: US10686448B2Publication Date: 2020-06-16
- Inventor: Nitish U. Natu , Abhijit M. Abhyankar , Cheng C. Wang
- Applicant: Flex Logix Technologies, Inc.
- Applicant Address: US CA Mountain View
- Assignee: Flex Logix Technologies, Inc.
- Current Assignee: Flex Logix Technologies, Inc.
- Current Assignee Address: US CA Mountain View
- Agent Neil A. Steinberg
- Main IPC: H03K19/17736
- IPC: H03K19/17736 ; H03K19/17704 ; H03K19/17724

Abstract:
An integrated circuit comprising (1) an array of logic tiles including a first and a second plurality of logic tiles, wherein each logic tile of the array is configurable to electrically connect with at least one other logic tile, and (2) a clock mesh fabric to provide a mesh clock signal to the first plurality of the logic tiles. Each logic tile of the first plurality includes clock distribution and transmission circuitry including: (1) tile clock generation circuitry configurable to generate a tile clock signal having a skew which is balanced with respect to the tile clock signals of each logic tile of the first plurality of logic tiles, and (2) clock selection circuitry configurable to receive the mesh clock signal and the tile clock signal and responsively output the tile clock to the circuitry which performs operations using or based on the associated tile clock.
Public/Granted literature
- US20190334527A1 Clock Architecture, including Clock Mesh Fabric for FPGA, and Method of Operating Same Public/Granted day:2019-10-31
Information query
IPC分类: