Invention Grant
- Patent Title: Determination and correction of physical circuit event related errors of a hardware design
-
Application No.: US16398972Application Date: 2019-04-30
-
Publication No.: US10690723B2Publication Date: 2020-06-23
- Inventor: Pradip Bose , Alper Buyuktosunoglu , Schuyler Eldridge , Karthik V. Swaminathan , Yazhou Zu
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee Address: US NY Armonk
- Agency: Amin, Turocy & Watson, LLP
- Main IPC: G01R31/3183
- IPC: G01R31/3183 ; G06F30/00 ; G01R31/317

Abstract:
Techniques facilitating determination and correction of physical circuit event related errors of a hardware design are provided. A system can comprise a memory that stores computer executable components and a processor that executes computer executable components stored in the memory. The computer executable components can comprise a simulation component that injects a fault into a latch and a combination of logic of an emulated hardware design. The fault can be a biased fault injection that can mimic an error caused by a physical circuit event error vulnerability. The computer executable components can also comprise an observation component that determines one or more paths of the emulated hardware design that are vulnerable to physical circuit event related errors based on the biased fault injection.
Public/Granted literature
- US20200158782A1 DETERMINATION AND CORRECTION OF PHYSICAL CIRCUIT EVENT RELATED ERRORS OF A HARDWARE DESIGN Public/Granted day:2020-05-21
Information query
IPC分类: