Invention Grant
- Patent Title: Selective execution of cache line flush operations
-
Application No.: US16023717Application Date: 2018-06-29
-
Publication No.: US10691594B2Publication Date: 2020-06-23
- Inventor: Vadim Sukhomlinov , Kshitij Doshi
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Grossman, Tucker, Perreault & Pfleger, PLLC
- Main IPC: G06F12/08
- IPC: G06F12/08 ; G06F12/0804 ; G06F12/0875 ; G06F12/0891

Abstract:
The present disclosure is directed to systems and methods that include cache operation storage circuitry that selectively enables/disables the Cache Line Flush (CLFLUSH) operation. The cache operation storage circuitry may also selectively replace the CLFLUSH operation with one or more replacement operations that provide similar functionality but beneficially and advantageously prevent an attacker from placing processor cache circuitry in a known state during a timing-based, side channel attack such as Spectre or Meltdown. The cache operation storage circuitry includes model specific registers (MSRs) that contain information used to determine whether to enable/disable CLFLUSH functionality. The cache operation storage circuitry may include model specific registers (MSRs) that contain information used to select appropriate replacement operations such as Cache Line Demote (CLDEMOTE) and/or Cache Line Write Back (CLWB) to selectively replace CLFLUSH operations.
Public/Granted literature
- US20190042417A1 SELECTIVE EXECUTION OF CACHE LINE FLUSH OPERATIONS Public/Granted day:2019-02-07
Information query