- Patent Title: Reducing latency of memory read operations returning data on a read data path across multiple clock boundaries, to a host implementing a high speed serial interface
-
Application No.: US15866838Application Date: 2018-01-10
-
Publication No.: US10698440B2Publication Date: 2020-06-30
- Inventor: Steven R. Carlough , Susan M. Eickhoff , Michael B. Spear , Gary A. Van Huben , Stephen D. Wyatt
- Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Applicant Address: US NY Armonk
- Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee Address: US NY Armonk
- Agent Bryan Bortnick; Amy J. Pattillo
- Main IPC: G06F12/00
- IPC: G06F12/00 ; G06F1/12 ; G06F1/10 ; G06F1/08 ; G11C7/22 ; G06F13/16 ; H03L7/085

Abstract:
A calibration controller determines a latest arriving data strobe at a first data buffer in a read data path between at least one memory chip and a host on a high speed interface. The calibration controller aligns a chip clock distributed to a second data buffer in the read data path with the latest arriving data strobe, wherein data cross a first clock boundary from the first data buffer to the second data buffer, to minimize a latency in the read data path across the first clock boundary. The calibration controller aligns the chip clock with a high speed clock for controlling an unload pointer to unload the data from the second data buffer to a serializer in the read data path, wherein the data cross a second clock boundary from the second data buffer to the serializer, to minimize a latency in the read data path across a second clock boundary.
Public/Granted literature
Information query