- Patent Title: Memory device to execute read operation using read target voltage
-
Application No.: US16210537Application Date: 2018-12-05
-
Publication No.: US10699792B2Publication Date: 2020-06-30
- Inventor: Hiroshi Maejima
- Applicant: Toshiba Memory Corporation
- Applicant Address: JP Tokyo
- Assignee: TOSHIBA MEMORY CORPORATION
- Current Assignee: TOSHIBA MEMORY CORPORATION
- Current Assignee Address: JP Tokyo
- Agency: Kim & Stewart LLP
- Priority: com.zzzhc.datahub.patent.etl.us.BibliographicData$PriorityClaim@7deb06db
- Main IPC: G11C16/34
- IPC: G11C16/34 ; G11C16/08 ; G11C16/32 ; G11C16/04 ; G11C16/10 ; G11C16/16 ; G11C16/26

Abstract:
A memory device includes first and second memory strings, first and second word lines and a controller. The first memory string includes first and second memory cells, a first select transistor, a second select transistor, and a third select transistor between the first and second memory cells. The second memory string includes third and fourth memory cells, a fourth select transistor above the third memory cell, a fifth select transistor below the fourth memory cell, and a sixth select transistor between the third and fourth memory cells. The first word line is electrically connected to gates of the first and third memory cells. The second word line is electrically connected to gates of the second and fourth memory cells. The controller is configured to execute a read operation on one of the memory cells, the read operation including a first phase and a second phase after the first phase.
Public/Granted literature
- US20190115089A1 MEMORY DEVICE TO EXECUTE READ OPERATION USING READ TARGET VOLTAGE Public/Granted day:2019-04-18
Information query