Invention Grant
- Patent Title: Method of manufacturing a semiconductor device and a semiconductor device
-
Application No.: US15800940Application Date: 2017-11-01
-
Publication No.: US10699956B2Publication Date: 2020-06-30
- Inventor: Hung-Li Chiang , Chao-Ching Cheng , Chih-Liang Chen , Tzu-Chiang Chen , Ta-Pen Guo , Yu-Lin Yang , I-Sheng Chen , Szu-Wei Huang
- Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Applicant Address: TW Hsinchu
- Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee Address: TW Hsinchu
- Agency: McDermott Will & Emery LLP
- Main IPC: H01L21/8234
- IPC: H01L21/8234 ; H01L29/66 ; H01L29/06 ; H01L27/088 ; G03F1/38 ; H01L21/308 ; H01L29/423 ; B82Y10/00 ; H01L29/08 ; H01L29/78 ; H01L29/775 ; H01L29/417 ; H01L29/786 ; H01L27/092 ; H01L21/8238

Abstract:
In a method, a fin structure, in which first semiconductor layers and second semiconductor layers are alternately stacked, is formed. A sacrificial gate structure is formed over the fin structure. The first semiconductor layers are etched at a source/drain region of the fin structure, which is not covered by the sacrificial gate structure, thereby forming a first source/drain space in which the second semiconductor layers are exposed. A dielectric layer is formed at the first source/drain space, thereby covering the exposed second semiconductor layers. The dielectric layer and part of the second semiconductor layers are etched, thereby forming a second source/drain space. A source/drain epitaxial layer is formed in the second source/drain space. At least one of the second semiconductor layers is in contact with the source/drain epitaxial layer, and at least one of the second semiconductor layers is separated from the source/drain epitaxial layer.
Public/Granted literature
- US20190067113A1 METHOD OF MANUFACTURING A SEMICONDUCTOR DEVICE AND A SEMICONDUCTOR DEVICE Public/Granted day:2019-02-28
Information query
IPC分类: