Invention Grant
- Patent Title: Memory cell with a flat-topped floating gate structure
-
Application No.: US15921858Application Date: 2018-03-15
-
Publication No.: US10700077B2Publication Date: 2020-06-30
- Inventor: Mel Hymas , James Walls , Sonu Daryanani
- Applicant: Microchip Technology Incorporated
- Applicant Address: US AZ Chandler
- Assignee: MICROCHIP TECHNOLOGY INCORPORATED
- Current Assignee: MICROCHIP TECHNOLOGY INCORPORATED
- Current Assignee Address: US AZ Chandler
- Agency: Slayden Grubert Beard PLLC
- Main IPC: H01L27/11517
- IPC: H01L27/11517 ; H01L27/105 ; H01L21/28 ; H01L29/788 ; H01L29/423 ; H01L29/66

Abstract:
A memory cell, e.g., a flash memory cell, includes a substrate, a flat-topped floating gate formed over the substrate, and a flat-topped oxide region formed over the flat-topped floating gate. The flat-topped floating gate may have a sidewall with a generally concave shape that defines an acute angle at a top corner of the floating gate, which may improve a program or erase efficiency of the memory cell. The flat-topped floating gate and overlying oxide region may be formed with without a floating gate thermal oxidation that forms a conventional “football oxide.” A word line and a separate erase gate may be formed over the floating gate and oxide region. The erase gate may overlap the floating gate by a substantially greater distance than the word line overlaps the floating gate, which may allow the program and erase coupling to the floating gate to be optimized independently.
Public/Granted literature
- US20190206881A1 Memory Cell With A Flat-Topped Floating Gate Structure Public/Granted day:2019-07-04
Information query
IPC分类: