Invention Grant
- Patent Title: Reduction of fin loss in the formation of FinFETs
-
Application No.: US16390528Application Date: 2019-04-22
-
Publication No.: US10707334B2Publication Date: 2020-07-07
- Inventor: Chi On Chui , Yee-Chia Yeo
- Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Slater Matsil, LLP
- Main IPC: H01L29/66
- IPC: H01L29/66 ; H01L21/265 ; H01L21/324

Abstract:
A method includes forming a dummy gate stack on a top surface and a sidewall of a middle portion of a semiconductor fin, and forming a spacer layer. The spacer layer includes a first portion on a sidewall of the dummy gate stack, and a second portion on a top surface and a sidewall of a portion of the semiconductor fin. The method further includes performing an implantation on the spacer layer. After the implantation, an anneal is performed. After the anneal, the second portion of the spacer layer is etched, wherein the first portion of the spacer layer remains after the etching. A source/drain region is formed on a side of the semiconductor fin.
Public/Granted literature
- US20190245067A1 Reduction of Fin Loss in the Formation of FinFETs Public/Granted day:2019-08-08
Information query
IPC分类: