Invention Grant
- Patent Title: Asynchronous clock-less digital logic path planning apparatus and method
-
Application No.: US15820358Application Date: 2017-11-21
-
Publication No.: US10719079B2Publication Date: 2020-07-21
- Inventor: T. Eric Chornenky
- Applicant: NOKOMIS, INC.
- Applicant Address: US PA Charleroi
- Assignee: NOKOMIS, INC.
- Current Assignee: NOKOMIS, INC.
- Current Assignee Address: US PA Charleroi
- Agency: AP Patents
- Main IPC: G06F3/06
- IPC: G06F3/06 ; G06F15/00 ; G11C7/22 ; G11C7/10 ; G06F7/76 ; G11C5/02 ; H03K19/177 ; G05D1/00 ; G05D1/02 ; B60R16/023 ; H03K3/037

Abstract:
A hybrid of initial time consuming phase of a Single Directional Dijkstra's Algorithm is embodied on an unclocked CMOS logic chip using a parallelized approach with Asynchronous Digital Logic (ADL). The chip includes a a plurality of addressable configurable cells arranged as a multidimensional orthogonal array. The cell array only executes mathematical operations based on a communication between immediately adjacent cells.
Public/Granted literature
- US20180373248A1 ASYNCHRONOUS CLOCK-LESS DIGITAL LOGIC PATH PLANNING APPARATUS AND METHOD Public/Granted day:2018-12-27
Information query