- Patent Title: Less-pessimistic static timing analysis for synchronous circuits
-
Application No.: US16042693Application Date: 2018-07-23
-
Publication No.: US10726189B2Publication Date: 2020-07-28
- Inventor: Norihiro Kamae , Minoru Yamashita , Biju Manuel
- Applicant: SanDisk Technologies LLC
- Applicant Address: US TX Addison
- Assignee: SanDisk Technologies LLC
- Current Assignee: SanDisk Technologies LLC
- Current Assignee Address: US TX Addison
- Agency: Vierra Magen Marcus LLP
- Main IPC: G06F17/50
- IPC: G06F17/50 ; G06F30/398 ; G06F30/327 ; G06F111/04 ; G06F111/20 ; G06F119/12

Abstract:
A static timing analysis controller includes a feedback loop identification module that identifies invariable flip flop feedback loops of an integrated circuit design, and adds the identified feedback loops to false path lists. The static timing analysis controller then performs timing update operations and identifies hold violations based on the invariable flip flop feedback loops included in the false path list. In turn, the static timing analysis controller identifies reduced or less pessimistic numbers of hold violations, resulting in fewer buffers added to the integrated circuit design.
Public/Granted literature
- US20200026818A1 LESS-PESSIMISTIC STATIC TIMING ANALYSIS FOR SYNCHRONOUS CIRCUITS Public/Granted day:2020-01-23
Information query