Invention Grant
- Patent Title: Memory system storing block protection information
-
Application No.: US15439712Application Date: 2017-02-22
-
Publication No.: US10732863B2Publication Date: 2020-08-04
- Inventor: Shunsuke Kodera , Kenichirou Kada , Shinya Takeda , Kiyotaka Hayashi , Yoshio Furuyama , Tetsuya Iwata , Wangying Lin
- Applicant: Toshiba Memory Corporation
- Applicant Address: JP Tokyo
- Assignee: Toshiba Memory Corporation
- Current Assignee: Toshiba Memory Corporation
- Current Assignee Address: JP Tokyo
- Agency: Kim & Stewart LLP
- Priority: com.zzzhc.datahub.patent.etl.us.BibliographicData$PriorityClaim@3cc098e9
- Main IPC: G11C7/24
- IPC: G11C7/24 ; G06F3/06 ; G06F13/16 ; G06F12/14

Abstract:
A memory system includes a controller that recognizes, as a command, a signal received immediately after a chip select signal is received from a host device, and a memory that includes a plurality of blocks. When the command is a first command, the controller outputs to the host device, information indicating whether at least one of a write operation and an erase operation with respect to at least one particular block is prohibited.
Public/Granted literature
- US20180024763A1 MEMORY SYSTEM STORING BLOCK PROTECTION INFORMATION Public/Granted day:2018-01-25
Information query