Invention Grant
- Patent Title: Staggered word line architecture for reduced disturb in 3-dimensional NOR memory arrays
-
Application No.: US16530842Application Date: 2019-08-02
-
Publication No.: US10741582B2Publication Date: 2020-08-11
- Inventor: Scott Brad Herner , Eli Harari
- Applicant: SUNRISE MEMORY CORPORATION
- Applicant Address: US CA Fremont
- Assignee: SUNRISE MEMORY CORPORATION
- Current Assignee: SUNRISE MEMORY CORPORATION
- Current Assignee Address: US CA Fremont
- Agency: VLP Law Group, LLP
- Agent Edward C. Kwok
- Main IPC: H01L27/11582
- IPC: H01L27/11582 ; H01L29/08 ; H01L27/11568 ; H01L27/11578 ; H01L29/792

Abstract:
A staggered memory cell architecture staggers memory cells on opposite sides of a shared bit line preserves memory cell density, while increasing the distance between such memory cells, thereby reducing the possibility of a disturb. In one implementation, the memory cells along a first side of a shared bit line are connected to a set of global word lines provided underneath the memory structure, while the memory cells on the other side of the shared bit line—which are staggered relative to the memory cells on the first side—are connected to global word lines above the memory structure.
Public/Granted literature
- US20190355747A1 Staggered Word Line Architecture for Reduced Disturb in 3-Dimensional NOR Memory Arrays Public/Granted day:2019-11-21
Information query
IPC分类: