Invention Grant
- Patent Title: Multiprocessor system with improved secondary interconnection network
-
Application No.: US16252827Application Date: 2019-01-21
-
Publication No.: US10747689B2Publication Date: 2020-08-18
- Inventor: Carl S. Dobbs , Michael R. Trocino
- Applicant: Coherent Logix, Incorporated
- Applicant Address: US TX Austin
- Assignee: COHERENT LOGIX, INCORPORATED
- Current Assignee: COHERENT LOGIX, INCORPORATED
- Current Assignee Address: US TX Austin
- Agency: Kowert Hood Munyon Rankin & Goetzel P.C.
- Agent Jeffrey C. Hood
- Main IPC: G06F13/16
- IPC: G06F13/16 ; G06F13/40 ; G06F15/173 ; G06F15/78 ; G06F13/362 ; G06F9/4401 ; G06F13/42

Abstract:
Embodiments of a multiprocessor system are disclosed that may include a plurality of processors interspersed with a plurality of data memory routers, a plurality of bus interface units, a bus control circuit, and a processor interface circuit. The data memory routers may be coupled together to form a primary interconnection network. The bus interface units and the bus control circuit may be coupled together in a daisy-chain fashion to form a secondary interconnection network. Each of the bus interface units may be configured to read or write data or instructions to a respective one of the plurality of data memory routers and a respective processor. The bus control circuit coupled with the processor interface circuit may be configured to function as a bidirectional bridge between the primary and secondary networks. The bus control circuit may also couple to other interface circuits and arbitrate their access to the secondary network.
Public/Granted literature
- US20190155761A1 Multiprocessor System with Improved Secondary Interconnection Network Public/Granted day:2019-05-23
Information query