Invention Grant
- Patent Title: Solder mask void regions for printed circuit boards
-
Application No.: US16126424Application Date: 2018-09-10
-
Publication No.: US10757801B2Publication Date: 2020-08-25
- Inventor: David W. Engler , Stephen F. Contreras
- Applicant: HEWLETT PACKARD ENTERPRISE DEVELOPMENT LP
- Applicant Address: US TX Houston
- Assignee: Hewlett Packard Enterprise Development LP
- Current Assignee: Hewlett Packard Enterprise Development LP
- Current Assignee Address: US TX Houston
- Agency: Nolte Intellectual Property Law Group
- Main IPC: H05K1/02
- IPC: H05K1/02 ; H05K3/00 ; H05K3/28

Abstract:
A printed circuit board having a substrate layer, at least one electrically conductive trace disposed on the substrate layer, and a solder mask layer disposed over the substrate layer and the electrically conductive trace, wherein the solder mask later includes a void region over at least a portion of the electrically conductive trace. Also, a method of optimizing printed circuit board designing including selecting printed circuit board data comprising at least a solder mask layer area, varying the solder mask layer area, determining an insertion loss value for each varied solder mask layer area, comparing the insertion loss values for each varied solder mask layer area, and selecting a solder mask layer area based on the comparing.
Public/Granted literature
- US20200084876A1 SOLDER MASK VOID REGIONS FOR PRINTED CIRCUIT BOARDS Public/Granted day:2020-03-12
Information query