Invention Grant
- Patent Title: Load compensation to reduce deterministic jitter in clock applications
-
Application No.: US16661049Application Date: 2019-10-23
-
Publication No.: US10778230B2Publication Date: 2020-09-15
- Inventor: Aaron J. Caffee , Brian G. Drost
- Applicant: Silicon Laboratories Inc.
- Applicant Address: US TX Austin
- Assignee: Silicon Laboratories Inc.
- Current Assignee: Silicon Laboratories Inc.
- Current Assignee Address: US TX Austin
- Agency: Zagorin Cave LLP
- Main IPC: H03K23/66
- IPC: H03K23/66 ; H03K21/02

Abstract:
A method for reducing deterministic jitter in a clock generator includes providing a load current through a regulated voltage node to a circuit responsive to a divide ratio. The method includes providing an auxiliary current through the regulated voltage node. The auxiliary current has a first current level during a first period corresponding to a first value of the divide ratio and the auxiliary current has a second current level during a second period corresponding to a second value of the divide ratio.
Public/Granted literature
- US20200162079A1 LOAD COMPENSATION TO REDUCE DETERMINISTIC JITTER IN CLOCK APPLICATIONS Public/Granted day:2020-05-21
Information query
IPC分类: