Invention Grant
- Patent Title: Chip to lead interconnect in encapsulant of molded semiconductor package
-
Application No.: US16413059Application Date: 2019-05-15
-
Publication No.: US10796981B1Publication Date: 2020-10-06
- Inventor: Chau Fatt Chiang , Khay Chwan Saw
- Applicant: Infineon Technologies AG
- Applicant Address: DE Neubiberg
- Assignee: Infineon Technologies AG
- Current Assignee: Infineon Technologies AG
- Current Assignee Address: DE Neubiberg
- Agency: Murphy, Bilak & Homiller, PLLC
- Main IPC: H01L23/495
- IPC: H01L23/495 ; H01L23/48 ; H01L23/00 ; H01L21/48 ; H01L21/56 ; H01L23/31

Abstract:
A semiconductor package includes an electrically insulating first encapsulant body having an upper surface, a first semiconductor die encapsulated within the first encapsulant body, the first semiconductor die having a main surface with a first conductive pad that faces the upper surface of the first encapsulant body, a plurality of electrically conductive leads, each of the leads having interior ends that are encapsulated within the first encapsulant body and outer ends that are exposed from the first encapsulant body, and a first direct electrical connection between the first conductive pad and the interior end of a first lead from the plurality. The first direct electrical connection includes a first conductive track formed in the upper surface of the first encapsulant body. The first encapsulant body includes a laser activatable mold compound. The first conductive track is formed in a first laser activated region of the laser activatable mold compound.
Public/Granted literature
- US20200321269A1 Chip to Lead Interconnect in Encapsulant of Molded Semiconductor Package Public/Granted day:2020-10-08
Information query
IPC分类: