Invention Grant
- Patent Title: Resistive memory architectures with multiple memory cells per access device
-
Application No.: US16542174Application Date: 2019-08-15
-
Publication No.: US10797237B2Publication Date: 2020-10-06
- Inventor: Jun Liu , Michael P. Violette
- Applicant: Ovonyx Memory Technology, LLC
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Holland & Hart LLP
- Main IPC: H01L45/00
- IPC: H01L45/00 ; G11C13/00 ; H01L27/24

Abstract:
A resistive memory structure, for example, phase change memory structure, includes one access device and two or more resistive memory cells. Each memory cell is coupled to a rectifying device to prevent parallel leak current from flowing through non-selected memory cells. In an array of resistive memory bit structures, resistive memory cells from different memory bit structures are stacked and share rectifying devices.
Public/Granted literature
- US20200044151A1 RESISTIVE MEMORY ARCHITECTURES WITH MULTIPLE MEMORY CELLS PER ACCESS DEVICE Public/Granted day:2020-02-06
Information query
IPC分类: