Invention Grant
- Patent Title: Power management component for memory sub system power cycling
-
Application No.: US16112442Application Date: 2018-08-24
-
Publication No.: US10803909B2Publication Date: 2020-10-13
- Inventor: Matthew D. Rowley
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Brooks, Cameron & Huebsch, PLLC
- Main IPC: G06F1/32
- IPC: G06F1/32 ; G11C5/14 ; G06F1/3296 ; G06F1/28 ; G06F1/3203

Abstract:
A memory sub-system comprises a power management component comprising a plurality of regulators configured to output respective operating voltages for the memory sub-system. The power management component comprises a power management integrated circuit (PMIC) and is configured to monitor voltage levels of the plurality of regulators and prevent an event of the memory sub-system from occurring until the monitored voltage levels of a set of the plurality of regulators are determined to have reached respective threshold voltage levels.
Public/Granted literature
- US20200066310A1 POWER MANAGEMENT COMPONENT FOR MEMORY SUB-SYSTEM POWER CYCLING Public/Granted day:2020-02-27
Information query