Invention Grant
- Patent Title: Enhanced security computer processor with mentor circuits
-
Application No.: US16195805Application Date: 2018-11-19
-
Publication No.: US10810010B2Publication Date: 2020-10-20
- Inventor: Hanan Potash
- Applicant: Hanan Potash
- Agent Chris D. Thompson
- Main IPC: G06F9/00
- IPC: G06F9/00 ; G06F9/30 ; G06F9/38 ; G06F9/46

Abstract:
A computing device includes a plurality of bins distributed in a plurality of frames, and a plurality of mentor circuits. The bins store information for variables. Each mentor circuit may be assigned to a particular one or more of the variables. The mentor circuits perform cache management and operand addressing operations with respect to the particular variables to which the mentor circuit is assigned. A control circuit controls a main program flow.
Public/Granted literature
- US20190179634A1 ENHANCED SECURITY COMPUTER PROCESSOR WITH MENTOR CIRCUITS Public/Granted day:2019-06-13
Information query