- Patent Title: Bit line structure for two-transistor static random access memory
-
Application No.: US16712878Application Date: 2019-12-12
-
Publication No.: US10825508B1Publication Date: 2020-11-03
- Inventor: Pei-Hsiu Tseng , I-Shuan Wei , Jia-You Lin , Shou-Zen Chang , Chi-Wei Lin , Hung-Hsun Lin
- Applicant: Powerchip Semiconductor Manufacturing Corporation
- Applicant Address: TW Hsinchu
- Assignee: Powerchip Semiconductor Manufacturing Corporation
- Current Assignee: Powerchip Semiconductor Manufacturing Corporation
- Current Assignee Address: TW Hsinchu
- Agent Winston Hsu
- Priority: com.zzzhc.datahub.patent.etl.us.BibliographicData$PriorityClaim@450e50eb
- Main IPC: G11C11/4097
- IPC: G11C11/4097 ; H01L27/11 ; G11C11/404 ; H01L27/108

Abstract:
A bit line structure for two-transistor static random access memory (2T SRAM), including multiple bit lines extending over multiple 2T SRAMs in a first direction, wherein each bit line consists of multiple first portions and second portions extending in the first direction and electrically connecting with each other in an alternating manner, and the first portions and the second portions are in a first dielectric layer and a second dielectric layer respectively, and the first portions of each bit line correspond to the second portions of adjacent bit lines.
Information query
IPC分类: