Invention Grant
- Patent Title: Structures for improving radiation hardness and eliminating latch-up in integrated circuits
-
Application No.: US16183909Application Date: 2018-11-08
-
Publication No.: US10825715B2Publication Date: 2020-11-03
- Inventor: David R. Gifford , Patrice M. Parris
- Applicant: Silicon Space Technologies Corporation
- Applicant Address: US TX Austin
- Assignee: Silicon Space Technologies Corporation
- Current Assignee: Silicon Space Technologies Corporation
- Current Assignee Address: US TX Austin
- Agency: Singh Law, PLLC
- Agent Ranjeev Singh
- Main IPC: H01L21/74
- IPC: H01L21/74 ; H01L29/10 ; H01L27/092 ; H01L21/265 ; H01L21/762 ; H01L21/8238 ; H01L21/266

Abstract:
Structures and processes for improving radiation hardness and eliminating latch-up in integrated circuits are provided. An example process includes forming a first doped buried layer, a first well, and a second well, and using a first mask, forming a second doped buried layer only in a first region above the first doped buried layer and between at least the first well and the second well, where the first mask is configured to control spacing between the wells and the doped buried layers. The process further includes using a second mask, forming a vertical conductor located only in a second region above the first region and between at least the first well and the second well, where the vertical conductor is doped to provide a low resistance link between the second doped buried layer and at least a top surface of the substrate.
Public/Granted literature
- US20200152578A1 STRUCTURES FOR IMPROVING RADIATION HARDNESS AND ELIMINATING LATCH-UP IN INTEGRATED CIRCUITS Public/Granted day:2020-05-14
Information query
IPC分类: