Invention Grant
- Patent Title: Selective execution for partitioned parallel simulations
-
Application No.: US15457507Application Date: 2017-03-13
-
Publication No.: US10853544B2Publication Date: 2020-12-01
- Inventor: Ramesh Narayanaswamy , Paraminder S. Sahai , Chiahon Chien
- Applicant: Synopsys, Inc.
- Applicant Address: US CA Mountain View
- Assignee: SYNOPSYS, INC.
- Current Assignee: SYNOPSYS, INC.
- Current Assignee Address: US CA Mountain View
- Agency: Alston & Bird LLP
- Main IPC: G06F30/20
- IPC: G06F30/20 ; G06F30/3323 ; G06F30/367

Abstract:
Computer implemented techniques for the partitioned simulation of parallel architectures are disclosed. A high-level design for simulation is obtained. A graph representation for the high-level design is determined. The graph for the high-level design is partitioned into sub-graphs. A subset of the sub-graphs is selected for simulation based on input-change bits of the sub-graphs. The subset of the sub-graphs is subsequently evaluated on parallel architectures in order to produce a simulation result for the high-level design.
Public/Granted literature
- US20170185700A1 Selective Execution For Partitioned Parallel Simulations Public/Granted day:2017-06-29
Information query