Invention Grant
- Patent Title: Nonvolatile memory apparatus for mitigating snap-back disturbance, and read and write method of the nonvolatile memory apparatus
-
Application No.: US16289981Application Date: 2019-03-01
-
Publication No.: US10861505B2Publication Date: 2020-12-08
- Inventor: Seok Joon Kang , Jin Su Park , Ho Seok Em
- Applicant: SK hynix Inc.
- Applicant Address: KR Icheon-si
- Assignee: SK hynix Inc.
- Current Assignee: SK hynix Inc.
- Current Assignee Address: KR Icheon-si
- Agency: William Park & Associates Ltd.
- Priority: KR10-2018-0069622 20180618
- Main IPC: G11C13/00
- IPC: G11C13/00 ; G11C5/06 ; G11C5/14 ; G05F3/02

Abstract:
A non-volatile memory apparatus includes a memory cell coupled between a global bit line and a global word line. A bit line control circuit configured to apply a bit line read bias voltage to the global bit line based on a read signal. A snap-back detection circuit coupled to the global word line, and configured to generate a data output signal and a current enable signal by detecting a snap-back of the memory cell. A word line control circuit configured to apply a word line read bias voltage to the global word line based on the read signal, and may increase an amount of a current flowing through the memory cell based on the current enable signal.
Public/Granted literature
- US20190385644A1 NONVOLATILE MEMORY APPARATUS, AND READ AND WRITE METHOD OF THE NONVOLATILE MEMORY APPARATUS Public/Granted day:2019-12-19
Information query