Invention Grant
- Patent Title: Device-region layout for embedded flash
-
Application No.: US16400361Application Date: 2019-05-01
-
Publication No.: US10861553B2Publication Date: 2020-12-08
- Inventor: Shih Kuang Yang , Ping-Cheng Li , Hung-Ling Shih , Po-Wei Liu , Wen-Tuo Huang , Yu-Ling Hsu , Yong-Shiuan Tsair , Chia-Sheng Lin
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsinchu
- Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee Address: TW Hsinchu
- Agency: Eschweiler & Potashnik, LLC
- Main IPC: G11C16/08
- IPC: G11C16/08 ; H01L27/108 ; G11C11/16

Abstract:
Various embodiments of the present application are directed towards an integrated memory chip with an enhanced device-region layout for reduced leakage current and an enlarged word-line etch process window (e.g., enhanced word-line etch resiliency). In some embodiments, the integrated memory chip comprises a substrate, a control gate, a word line, and an isolation structure. The substrate comprises a first source/drain region. The control gate and the word line are on the substrate. The word line is between and borders the first source/drain region and the control gate and is elongated along a length of the word line. The isolation structure extends into the substrate and has a first isolation-structure sidewall. The first isolation-structure sidewall extends laterally along the length of the word line and underlies the word line.
Public/Granted literature
- US20200105346A1 DEVICE-REGION LAYOUT FOR EMBEDDED FLASH Public/Granted day:2020-04-02
Information query