Invention Grant
- Patent Title: Memory component with error-detect-correct code interface
-
Application No.: US16565848Application Date: 2019-09-10
-
Publication No.: US10884860B2Publication Date: 2021-01-05
- Inventor: Frederick A. Ware , Brent S. Haukness , Lawrence Lai
- Applicant: Rambus Inc.
- Applicant Address: US CA Sunnyvale
- Assignee: Rambus Inc.
- Current Assignee: Rambus Inc.
- Current Assignee Address: US CA Sunnyvale
- Agency: The Neudeck Law Firm, LLC
- Main IPC: G11C29/00
- IPC: G11C29/00 ; G06F11/10

Abstract:
A memory component internally generates and stores the check bits of error detect and correct code (EDC). In a first mode, during a read transaction, the check bits are sent to the memory controller along with the data on the data mask (DM) signal lines. In a second mode, an unmasked write transaction is defined where the check bits are sent to the memory component on the data mask signal lines. In a third mode, a masked write transaction is defined where at least a portion of the check bits are sent from the memory controller on the data signal lines coincident with an asserted data mask signal line. By sending the check bits along with the data, the EDC code can be used to detect and correct errors that occur between the memory component and the memory controller.
Public/Granted literature
- US20200073756A1 MEMORY COMPONENT WITH ERROR-DETECT-CORRECT CODE INTERFACE Public/Granted day:2020-03-05
Information query