Invention Grant
- Patent Title: Stacked FET switch bias ladders
-
Application No.: US15939132Application Date: 2018-03-28
-
Publication No.: US10886911B2Publication Date: 2021-01-05
- Inventor: Simon Edward Willard , Tero Tapio Ranta , Matt Allison , Shashi Ketan Samal
- Applicant: pSemi Corporation
- Applicant Address: US CA San Diego
- Assignee: pSemi Corporation
- Current Assignee: pSemi Corporation
- Current Assignee Address: US CA San Diego
- Agency: Jaquez Land Greenhaus LLP
- Agent John Land, Esq.
- Main IPC: H03K17/687
- IPC: H03K17/687 ; H03K17/10 ; H01L25/065 ; H03K17/0412 ; H01L27/12 ; H03K17/693 ; H01L27/07

Abstract:
A positive-logic FET switch stack that does not require a negative bias voltage, exhibits high isolation and low insertion/mismatch loss, and may withstand high RF voltages. Embodiments include a FET stack comprising series-coupled positive-logic FETs (i.e., FETs not requiring a negative voltage supply to turn OFF), series-coupled on at least one end by an “end-cap” FET of a type that turns OFF when its VGS is zero volts. The one or more end-cap FETs provide a selectable capacitive DC blocking function or a resistive signal path. Embodiments include a stack of FETs of only the zero VGS type, or a mix of positive-logic and zero VGS type FETs with end-cap FETs of the zero VGS type. Some embodiments withstand high RF voltages by including combinations of series or parallel coupled resistor ladders for the FET gate resistors, drain-source resistors, body charge control resistors, and one or more AC coupling modules.
Public/Granted literature
- US20190305768A1 Stacked FET Switch Bias Ladders Public/Granted day:2019-10-03
Information query
IPC分类: