Invention Grant
- Patent Title: Digital duty-cycle monitoring of a periodic signal
-
Application No.: US16118280Application Date: 2018-08-30
-
Publication No.: US10901020B2Publication Date: 2021-01-26
- Inventor: Palkesh Jain , Rahul Gulati , Edward Jacob Meisarosh
- Applicant: QUALCOMM Incorporated
- Applicant Address: US CA San Diego
- Assignee: QUALCOMM Incorporated
- Current Assignee: QUALCOMM Incorporated
- Current Assignee Address: US CA San Diego
- Agent Edward J. Meisarosh
- Main IPC: G01R29/027
- IPC: G01R29/027 ; G06F1/10 ; H03K3/037 ; H03K7/08

Abstract:
In one embodiment, a system including a duty-cycle-monitoring circuit is configured to receive a monitored signal having cycles that have a high portion and a low portion. The duty-cycle-monitoring circuit includes: a cascade of buffers including a first buffer, wherein the first buffer is configured to receive a first signal based on the monitored signal, a plurality of corresponding flip-flops. Each flip-flop is triggered by a second signal based on the monitored signal. The data input of each flip-flop is connected to an output of a corresponding buffer. The duty-cycle-monitoring circuit further includes a control circuit configured to determine, based on a state of the plurality of flip-flops, a measure of the duration of the high portion of a cycle of the monitored signal and determine, based on a state of the plurality of flip-flops, a measure of duration of the low portion of a cycle of the monitored signal.
Public/Granted literature
- US20200072885A1 DIGITAL DUTY-CYCLE MONITORING OF A PERIODIC SIGNAL Public/Granted day:2020-03-05
Information query